嵌入式培訓(xùn)

    嵌入式Linux就業(yè)班馬上開課了 詳情點(diǎn)擊這兒

    集成電路設(shè)計(jì)中心企業(yè)學(xué)院

     
    上海報(bào)名熱線:021-51875830
    北京報(bào)名熱線:010-51292078
    深圳報(bào)名熱線:4008699035
    南京報(bào)名熱線:025-68662821
    武漢報(bào)名熱線:027-50767718
    成都報(bào)名熱線:4008699035
    廣州報(bào)名熱線:
    020-61137349
    西安報(bào)名熱線:029-86699670
    曙海研發(fā)與生產(chǎn)請(qǐng)參見網(wǎng)址:
    www.shanghai66.cn
    全英文授課課程(Training in English)
      首 頁  手機(jī)閱讀模式  課程介紹   培訓(xùn)報(bào)名  企業(yè)培訓(xùn)   付款方式   講師介紹   學(xué)員評(píng)價(jià)  關(guān)于我們   聯(lián)系我們   承接項(xiàng)目 開發(fā)板商城 
    芯片IC設(shè)計(jì)/大規(guī)模集成電路VLSI
    WEB在線客服
    南京WEB在線客服
    武漢WEB在線客服
    西安WEB在線客服
    廣州WEB在線客服
    點(diǎn)擊這里給我發(fā)消息  
    QQ客服一
    點(diǎn)擊這里給我發(fā)消息  
    QQ客服二
    點(diǎn)擊這里給我發(fā)消息
    QQ客服三
      培訓(xùn)班最新動(dòng)態(tài)  更多培訓(xùn)動(dòng)態(tài)新聞
    曙海11大校區(qū)火熱報(bào)名中,詳情請(qǐng)撥打各培訓(xùn)基地電話咨詢或網(wǎng)上在線客服,全國免費(fèi)報(bào)名電話:4008699035 。[2018-2-25]
    曙海奧維通信企業(yè)培訓(xùn)開課了。[2018-2-25]
    ☆ 曙海實(shí)達(dá)集團(tuán)份企業(yè)培訓(xùn)熱鬧開課。[2018-2-24]
    曙海東軟集團(tuán)企業(yè)培訓(xùn)圓滿結(jié)業(yè)。[2018-2-23]
    ☆ 曙海FLUENT寒假培訓(xùn)圓滿結(jié)束。[2018-2-22]
    ☆ SAS寒假培訓(xùn)班圓滿結(jié)束。[2018-2-21]
    ☆ 曙海福日電子股份企業(yè)培訓(xùn)圓滿結(jié)業(yè)。[2018-2-4]
    ☆ 曙海湘郵科技股份企業(yè)培訓(xùn)圓滿結(jié)束。[2018-2-3]
    ☆ 曙海鍵橋通訊企業(yè)培訓(xùn)圓滿結(jié)束。[2018-2-2]
    ☆ 曙海凡谷電子技術(shù)股份企業(yè)培訓(xùn)圓滿結(jié)束。[2018-2-1]

    曙海第514期開關(guān)電源培訓(xùn)班圓滿結(jié)束。[2016-8-7]

    曙海第497期Arduino培訓(xùn)班圓滿結(jié)束。[2016-7-17]

    公益培訓(xùn)通知與資料下載
    企業(yè)招聘與人才推薦(免費(fèi))

    合作企業(yè)最新人才需求公告

    ◆招人、應(yīng)聘、人才合作,
    請(qǐng)把需求發(fā)到officeoffice@126.com或
    訪問曙海旗下網(wǎng)站---
    電子人才網(wǎng)
    www.morning-sea.com.cn
    合作伙伴與授權(quán)機(jī)構(gòu)
    現(xiàn)代化的多媒體教室
    曙海招聘啟示
      培訓(xùn)班最新動(dòng)態(tài)  更多培訓(xùn)動(dòng)態(tài)新聞
    曙海11大校區(qū)火熱報(bào)名中,詳情請(qǐng)撥打各培訓(xùn)基地電話咨詢或網(wǎng)上在線客服,全國免費(fèi)報(bào)名電話:4008699035 。[2018-2-25]
    曙海奧維通信企業(yè)培訓(xùn)開課了。[2018-2-25]
    ☆ 曙海實(shí)達(dá)集團(tuán)份企業(yè)培訓(xùn)熱鬧開課。[2018-2-24]
    曙海東軟集團(tuán)企業(yè)培訓(xùn)圓滿結(jié)業(yè)。[2018-2-23]
    ☆ 曙海FLUENT寒假培訓(xùn)圓滿結(jié)束。[2018-2-22]
    ☆ SAS寒假培訓(xùn)班圓滿結(jié)束。[2018-2-21]
    ☆ 曙海福日電子股份企業(yè)培訓(xùn)圓滿結(jié)業(yè)。[2018-2-4]
    ☆ 曙海湘郵科技股份企業(yè)培訓(xùn)圓滿結(jié)束。[2018-2-3]
    ☆ 曙海鍵橋通訊企業(yè)培訓(xùn)圓滿結(jié)束。[2018-2-2]
    ☆ 曙海凡谷電子技術(shù)股份企業(yè)培訓(xùn)圓滿結(jié)束。[2018-2-1]

    曙海第514期開關(guān)電源培訓(xùn)班圓滿結(jié)束。[2016-8-7]

    曙海第497期Arduino培訓(xùn)班圓滿結(jié)束。[2016-7-17]

    郵件列表
     
     
      Synopsys SystemVerilog驗(yàn)證培訓(xùn)
       班級(jí)規(guī)模及環(huán)境
           為了保證培訓(xùn)效果,增加互動(dòng)環(huán)節(jié),我們堅(jiān)持小班授課,每期報(bào)名人數(shù)限3到5人,多余人員安排到下一期進(jìn)行。
       上課時(shí)間和地點(diǎn)
    上課地點(diǎn):【上海】:同濟(jì)大學(xué)(滬西)/新城金郡商務(wù)樓(11號(hào)線白銀路站) 【深圳分部】:電影大廈(地鐵一號(hào)線大劇院站)/深圳大學(xué)成教院 【北京分部】:北京中山學(xué)院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領(lǐng)館區(qū)1號(hào)(中和大道) 【沈陽分部】:沈陽理工大學(xué)/六宅臻品 【鄭州分部】:鄭州大學(xué)/錦華大廈 【石家莊分部】:河北科技大學(xué)/瑞景大廈
    最近開課時(shí)間(周末班/連續(xù)班/晚班)
    Synopsys SystemVerilog驗(yàn)證培訓(xùn):2025年2月17日(歡迎您垂詢,視教育質(zhì)量為生命!)
       學(xué)時(shí)
         ◆課時(shí): 請(qǐng)咨詢客服

            ◆外地學(xué)員:代理安排食宿(需提前預(yù)定)
            ☆注重質(zhì)量
            ☆邊講邊練

            ☆合格學(xué)員免費(fèi)推薦工作

            ☆合格學(xué)員免費(fèi)頒發(fā)相關(guān)工程師等資格證書,提升您的職業(yè)資質(zhì)

            專注高端培訓(xùn)15年,曙海提供的證書得到本行業(yè)的廣泛認(rèn)可,學(xué)員的能力
            得到大家的認(rèn)同,受到用人單位的廣泛贊譽(yù)。

            ★實(shí)驗(yàn)設(shè)備請(qǐng)點(diǎn)擊這兒查看★
       最新優(yōu)惠
           ◆團(tuán)體報(bào)名優(yōu)惠措施:兩人95折優(yōu)惠,三人或三人以上9折優(yōu)惠 。注意:在讀學(xué)生憑學(xué)生證,即使一個(gè)人也優(yōu)惠500元。
       質(zhì)量保障

            1、培訓(xùn)過程中,如有部分內(nèi)容理解不透或消化不好,可免費(fèi)在以后培訓(xùn)班中重聽;
            2、培訓(xùn)結(jié)束后免費(fèi)提供半年的技術(shù)支持,充分保證培訓(xùn)后出效果;
            3、培訓(xùn)合格學(xué)員可享受免費(fèi)推薦就業(yè)機(jī)會(huì)。 ☆合格學(xué)員免費(fèi)頒發(fā)相關(guān)工程師等資格證書,提升您的職業(yè)資質(zhì)。專注高端培訓(xùn)13年,曙海提供的證書得到本行業(yè)的廣泛認(rèn)可,學(xué)員的能力得到大家的認(rèn)同,受到用人單位的廣泛贊譽(yù)。

      Synopsys SystemVerilog驗(yàn)證培訓(xùn)
    培訓(xùn)方式以講課和實(shí)驗(yàn)穿插進(jìn)行

    課程描述:

    第一階段 SystemVerilog Assertions培訓(xùn)

    COURSE OUTLINE
    * Introduction to assertions
    * SVA checker library
    * Use Model and debug flow using DVE
    * Basic SVA constructs
    * Temporal behavior, Data Consistency
    * Coverage, Coding Guidelines

    第二階段 SystemVerilog Testbench

    Overview

    In this intensive, three-day course, you will learn the key features and benefits of the SystemVerilog testbench language and its use in VCS.

    This course is a hands-on workshop that reinforces the verification concepts taught in lecture through a series of labs. At the end of this class, students should have the skills required to write an object-oriented SystemVerilog testbench to verify a device under test with coverage-driven constrained-random stimulus using VCS.

    Students will first learn how to develop an interface between the SystemVerilog test program and the Device Under Test (DUT). Next the workshop will explain how the intuitive object-oriented technology in SystemVerilog testbench can simplify verification problems. Randomization of data is covered to show how different scenarios for testing may be created. This course concludes with an in-depth discussion of functional coverage including a uniform, measurable definition of functionality and the SystemVerilog constructs that allow you to assess the percentage of functionality covered, both dynamically and through the use of generated reports.

    To reinforce the lecture and accelerate mastery of the material, each student will complete a challenging test suite for real-world, system-based design.

    Objectives
    At the end of this workshop the student should be able to:
    • Build a SystemVerilog verification environment
    • Define testbench components using object-oriented programing.
    • Develop a stimulus generator to create constrained random test stimulus
    • Develop device driver routines to drive DUT input with stimulus from generator
    • Develop device monitor routines to sample DUT output
    • Develop self-check routines to verify correctness of DUT output
    • Abstract DUT stimulus as data objects
    • Execute device drivers, monitors and self-checking routines concurrently
    • Communicate among concurrent routines using events, semaphores and mailboxes
    • Develop functional coverage to measure completeness of test
    • Use SystemVerilog Packages

    Course Outline

    Uunit 1
    • The Device Under Test
    • SystemVerilog Verification Environment
    • SystemVerilog Testbench Language Basics
    • Driving and Sampling DUT Signals
    Uunit 2
    • Managing Concurrency in SystemVerilog
    • Object Oriented Programming: Encapsulation
    • Object Oriented Programming: Randomization
    Uunit 3
    • Object Oriented Programming: Inheritance
    • Inter-Thread Communications
    • Functional Coverage
    • SystemVerilog UVM preview



    第三階段 Synopsys SystemVerilog VMM培訓(xùn)

    SystemVerilog Verification Using VMM Methodology

    OVERVIEW

    In this hands-on workshop, you will learn how to develop a VMM SystemVerilog test environment structure which can implement a number of different test cases with minimal modification. Within this VMM environment structure, you will develop stimulus factories, check and coverage callbacks, message loggers, transactor managers, and data flow managers. Once the VMM environment has been created, you will learn how to easily add extensions for more test cases.
    After completing the course, you should have developed the skills to write a coverage-driven random stimulus based VMM testbench that is robust, re-useable and scaleable.

    OBJECTIVES

    At the end of the course you should be able to:

    Develop an VMM environment class in SystemVerilog
    Implement and manage message loggers for printing to terminal or file
    Build a random stimulus generation factory
    Build and manage stimulus transaction channels
    Build and manage stimulus transactors
    Implement checkers using VMM callback methods
    Implement functional coverage using VMM callback methods

    COURSE OUTLINE

    Unit 1
    SystemVerilog class inheritance review
    VMM Environment
    Message Service
    Data model

    Unit 2
    Stimulus Generator/Factory
    Check & Coverage
    Transactor Implementation
    Data Flow Control
    Scenario Generator
    Recommendations

    第四階段 SystemVerilog Verification using UVM

    Overview
    In this hands-on workshop, you will learn how to develop a UVM 1.1 SystemVerilog testbench environment which enables efficient testcase development. Within this UVM 1.1 environment, you will develop stimulus sequencer, driver, monitor, scoreboard and functional coverage. Once the UVM 1.1 environment has been created, you will learn how to easily manage and modify the environment for individual testcases.

    Objectives
    At the end of this workshop the student should be able to:
    • Develop UVM 1.1 tests
    • Implement and manage report messages for printing to terminal or file
    • Create random stimulus and sequences
    • Build and manage stimulus sequencers, drivers and monitors
    • Create configurable agents containing sequencer, driver and monitor for re-use
    • Create and manage configurable environments including agents, scoreboards, TLM ports and functional coverage objects
    • Implement a collection of testcases each targeting a corner case of interest
    • Create an abstraction of DUT registers and manage these registers during test, including functional coverage and self-test

    Audience Profile
    Design or Verification engineers who develop SystemVerilog testbenches using UVM 1.1 base classes.

    Prerequisites
    To benefit the most from the material presented in this workshop, students should have completed the SystemVerilog Testbench workshop.

    Course Outline
    Unit 1
    • SystemVerilog OOP Inheritance Review
      • Polymophism
      • Singleton Class
      • Singleton Object
      • Proxy Class
      • Factory Class
    • UVM Overview
      • Key Concepts in UVM: Agent, Environment and Tests
      • Implement UVM Testbenches for Re-Use across Projects
      • Code, Compile and Run UVM Tests
      • Inner Workings of UVM Simulation including Phasing
      • Implement and Manage User Report Messages
    • Modeling Stimulus (Transactions)
      • Transaction Property Implementation Guidelines
      • Transaction Constraint Guidelines
      • Transaction Method Automation Macros
      • User Transactiom Method Customization
      • Implement Tests to Control Transaction Constraints
    • Creating Stimulus Sequences
      • Sequence Execution Protocol
      • Using UVM Macros to create and manage Stimulus
      • Implementing User Sequences
      • Implicitly Execute Sequences Through Configuration in Environment
      • Explicitly Execute Sequences in Test
      • Control Sequences through Configuration
    Unit 2
    • Component Configuration and Factory
      • Establish and Query Component Parent-Child Relationships
      • Set Up Component Virtual SystemVerilog Interfaces with uvm_config_db
      • Constructing Components and Transactions with UVM Factory
      • Implement Tests to Configure Components
      • Implement Tests to Override Components with Modified Behavior
    • TLM Communications
      • TLM Push, Pull and Fifo Modes
      • TLM Analysis Ports
      • TLM Pass-Through Ports
      • TLM 2.0 Blocking and Non-Blocking Transport Sockets
      • DVE Waveform Debugging with Recorded UVM Transactions
    • Scoreboard & Coverage
      • Implement scoreboard with UVM In-Order Class Comparator
      • Implement scoreboard UVM Algorithmic Comparator
      • Implement Out-Of-Order Scoreboard
      • Implement Configuration/Stimulus/Correctness Coverage
    • UVM Callback
      • Create User Callback Hooks in Component Methods
      • Implement Error Injection with User Defined Callbacks
      • Implement Component Functional Coverage with User Defined Callbacks
      • Review Default Callbacks in UVM Base Class
    Unit 3
    • Virtual Sequence/Sequencer
      • Disable Selected Sequencer in Agents through the Sequencer抯 揹efault? Configuration Field
      • Implement Virtual Sequence and Sequencer to Manager Sequence Execution within Different Agents
      • Implement uvm_event for Synchronization of Execution among Sequences in the Virtual Sequence
      • Implement Grab and Ungrab in Sequences for exclusive access to Sequencer
    • More on Phasing
      • Managing Objections within Component Phases
      • Implement Component Phase Drain Time
      • Implement Component Phase Domain Synchronization
      • Implement User Defined Domain and Phases
      • Implement UVM Phase Jumping
    • Register Layer Abstraction (RAL)
      • DUT Register Configuration Testbench Architecture
      • Develop DUT Register Abstration (.ralf) File
      • Use ralgen Utility to Create UVM Register Model Class Files
      • Create UVM Register Adapter Class
      • Develop and Execute Sequences Using UVM Register Models
      • Use UVM Built-In Register Tests to Verify DUT Register Operation
      • Enable RAL Functional Coverage
    • Summary
      • Review UVM Methodology
      • Review Run-Time Command Line Debug Switche



    曙海教育實(shí)驗(yàn)設(shè)備
    fpga培訓(xùn)實(shí)驗(yàn)板
    fpga培訓(xùn)實(shí)驗(yàn)
    fpga圖像處理
    曙海培訓(xùn)實(shí)驗(yàn)設(shè)備
    fpga培訓(xùn)班
     
    本課程部分實(shí)驗(yàn)室實(shí)景
    曙海實(shí)驗(yàn)室
    實(shí)驗(yàn)室
    曙海培訓(xùn)
    曙海培訓(xùn)優(yōu)勢
     
    版權(quán)所有:曙海信息網(wǎng)絡(luò)科技有限公司 copyright 2000-2016
     
    上海總部培訓(xùn)基地

    地址:上海市云屏路1399號(hào)26#新城金郡商務(wù)樓310。
    (地鐵11號(hào)線白銀路站2號(hào)出口旁,云屏路和白銀路交叉口)
    郵編:201821
    熱線:021-51875830 32300767
    傳真:021-32300767
    業(yè)務(wù)手機(jī):15921673576
    E-mail:officeoffice@126.com
    客服QQ: 849322415
    北京培訓(xùn)基地

    地址:北京市昌平區(qū)沙河南街11號(hào)312室
    (地鐵昌平線沙河站B出口) 郵編:102200 行走路線:請(qǐng)點(diǎn)擊這查看
    熱線:010-51292078
    傳真:010-51292078
    業(yè)務(wù)手機(jī):15701686205
    E-mail:qianru@51qianru.cn
    客服QQ:1243285887
    深圳培訓(xùn)基地

    地址:深圳市環(huán)觀中路28號(hào)82#201室

    熱線:4008699035
    傳真:4008699035
    業(yè)務(wù)手機(jī):13699831341

    郵編:518001
    信箱:qianru2@51qianru.cn
    客服QQ:2472106501
    南京培訓(xùn)基地

    地址:江蘇省南京市棲霞區(qū)和燕路251號(hào)金港大廈B座2201室
    (地鐵一號(hào)線邁皋橋站1號(hào)出口旁,近南京火車站)
    熱線:025-68662821
    傳真:025-68662821
    郵編:210046
    信箱:qianru3@51qianru.cn
    客服QQ:1325341129
     
    成都培訓(xùn)基地

    地址:四川省成都市高新區(qū)中和大道一段99號(hào)領(lǐng)館區(qū)1號(hào)1-3-2903 郵編:610031
    熱線:4008699035 業(yè)務(wù)手機(jī):13540421960
    客服QQ:1325341129 E-mail:qianru4@51qianru.cn
    武漢培訓(xùn)基地

    地址:湖北省武漢市江岸區(qū)漢江北路34號(hào) 九運(yùn)大廈401室 郵編:430022
    熱線:4008699035
    客服QQ:849322415
    E-mail:qianru5@51qianru.cn
    廣州培訓(xùn)基地

    地址:廣州市越秀區(qū)環(huán)市東路486號(hào)廣糧大廈1202室

    熱線:020-61137349
    傳真:020-61137349

    郵編:510075
    信箱:qianru6@51qianru.cn
    西安培訓(xùn)基地

    地址:西安市高新區(qū)城南電子西街2號(hào)融僑紫薇2#402室

    熱線:029-86699670
    業(yè)務(wù)手機(jī):18392016509
    傳真:029-86699670
    郵編:710054
    信箱:qianru7@51qianru.cn
     
    沈陽培訓(xùn)基地

    地址:遼寧省沈陽市東陵渾南新區(qū)沈營路六宅臻品29-11-9 郵編:110179
    熱線:4008699035
    E-mail:qianru8@51qianru.cn
    鄭州培訓(xùn)基地

    地址:鄭州市高新區(qū)雪松路錦華大廈401

    熱線:4008699035

    郵編:450001
    信箱:qianru9@51qianru.cn
    石家莊培訓(xùn)基地

    地址:石家莊市高新區(qū)中山東路618號(hào)瑞景大廈1#802

    熱線:4008699035
    業(yè)務(wù)手機(jī):13933071028
    傳真:4008699035
    郵編:050200
    信箱:qianru10@51qianru.cn
     

    雙休日、節(jié)假日及晚上可致電值班電話:021-51875830 值班手機(jī):15921673576


    備案號(hào):滬ICP備08026168號(hào)

    .(2014年7月11).................................................................................
    在線客服